Thermal Resistance, Power Dissipation and Current Rating for Ceramic and Porcelain Multilayer Capacitors

by F. M. Schaubauer and R. Blumkin
American Technical Ceramics
Reprinted from RF Design Magazine, May/June and July/August, 1981
INTRODUCTION
The information in this article makes it possible for a circuit designer to calculate the temperature rise of any multilayer capacitor*. The method used for calculation of the temperature rise of a capacitor is quite similar to the techniques that are universally used for transistors.

The theoretical determination of the temperature rise of a capacitor due to AC current flowing through it is a difficult task. Equipment designers, when faced with the problem, require parameters that are generally not available from the capacitor manufacturer, such as ESR (Equivalent Series Resistance), and Θ (Thermal Resistance), etc., of the capacitor.

If the ESR and current are known, the power dissipation and thus, the heat generated in the capacitor can be calculated. From this, plus the thermal resistance of the capacitor and its external connections to a heat sink, it becomes possible to determine the temperature rise above ambient of the capacitor.

Current distribution is not uniform throughout a monolithic capacitor, since the outermost plates (electrodes) carry less current than the inner electrodes. This is shown in Figure 1 for an 8 electrode capacitor. From the figure, it can be seen that there are 7 capacitor section's (Since for N electrodes there (N-1) capacitor sections). If the total current into the capacitor is $I$, the current for each section is $I/7$. For an outermost electrode, $I/7$ is actually the current carried by the electrode. For all other electrodes, the current is $2(I/7)$ since the electrodes carry the current for two sections. Furthermore, the current is not the same at each point on the electrode. For electrode 8, the current is $I/7$ at the left or termination end and zero at the right or open end. The current distribution is approximately as shown in Figure 1. As a result of this current distribution, the heat generated is not uniform within the capacitor.

For an actual multilayer capacitor, there are connection resistances between the electrodes and the terminations, which cause heat generation. This effect depends upon the quality of manufacture of the capacitor. Some manufactures have fairly high connection resistances, whereas others have connection resistances that are undetectable.

This article assumes a capacitor manufactured with no defects, i.e. zero connection resistances, and it also assumes that the temperature difference across the thickness of the dielectric between the electrodes is negligible, i.e. less than 1°C.

The validity of the assumptions has been checked experimentally by measurements of ESR and temperature rise vs. RF current for various capacitor values at a frequency of 30 MHz.

CAPACITOR RF CURRENT RATINGS
There are two criteria for maximum current rating.

The first criterion is due to the rated working voltage of the capacitor and is discussed below.

The RF current corresponding to this voltage is:

$$I_p = \frac{V_{\text{peak}} - V_{\text{DC}}}{X_c}$$

where,

- $I_p$ = Peak RF current
- $V_{\text{peak}}$ = Rated Working voltage of the capacitor
- $V_{\text{DC}}$ = DC Voltage across the capacitor
- $X_c$ = Reactance of the capacitor at frequency of operation

*Manufactured by American Technical Ceramics Corp.
The RF current must not exceed the value from Equation 1.

The second criterion is due to the temperature rise caused by power dissipation, (discussed in preceding paragraphs). In most applications, multilayer capacitors are soldered into the circuit or fastened into place by use of a conductive epoxy. Since the maximum temperature of the solder normally used on the terminations of the capacitor is 190°C; 125°C was chosen as the maximum for one series of capacitors.* This ensures the user that the temperature will not exceed the softening temperature of the epoxy or solder. This temperature then determines the maximum power dissipation and in turn, the maximum current, if the capacitor ESR is known.

WORKING VOLTAGE RATING

The criterion for the maximum voltage rating depends upon the voltage breakdown characteristics of the capacitor. The voltage breakdown rating is normally some fraction of the actual internal breakdown voltage. For one series of porcelain dielectric capacitors,** the breakdown voltage exceeds 1000 volts/mil of dielectric thickness and is virtually independent of temperature. Other dielectrics, such as barium titanate and many NPO’s have much lower breakdown voltages/mil.

In some situations, the surface breakdown or flash-over voltage rather than the actual internal breakdown voltage is the determining factor. In these cases, the flash-over determines the rated working voltage. The factors affecting flash-over voltage include surface length of path, surface contamination and environmental conditions.

CURRENT RATING DUE TO POWER DISSIPATION

Before launching into a thermal analysis of the multilayer capacitor, it is advisable to review some basic thermal principles:

HEAT TRANSFER

The equivalent of Ohm’s Law for heat transfer is: (See Figure 2.)

\[
\text{Figure 2.}
\]

\[
\text{Figure 2.}
\]

\[
P_d = \frac{(T_2 - T_1)}{\Theta} \quad \text{(Watts)}
\]

where, \(P_d\) is analogous to electrical current, \((T_2 - T_1)\) is analogous to electrical voltage difference and \(\Theta\) is analogous to electrical resistance.

THERMAL RESISTANCE

The thermal resistance for a given material and dimensions can be calculated:

\[
\Theta = \frac{L}{4.186KA} \quad \text{(°C/W)}
\]

where, \(K\) = Thermal conductivity coefficient of the material \([\text{gm cal/(°C)(sec)(cm)}]\)
\(L\) = length of path (cm)
\(A\) = Area perpendicular to path (cm²)

Note: When the thermal conductivity is given in watts/(°C)(cm), multiply by .2389 to obtain gm cal/(°C)(sec)(cm).

*ATC 100 series
**ATC Porcelain dielectric capacitors.
To provide a useful thermal model for calculating the power dissipation of a multilayer capacitor, the following constraints are applied:

a) The thermal resistance of the terminations are negligible. This is accomplished by selection of the proper termination material, control of its thickness, uniformity of termination deposition and tight process control.

b) Heat is removed by conduction mode only, via the terminations of the capacitor to external leads or transmission lines, etc. Radiation and convection are disregarded. This constraint provides an additional safety factor in current ratings.

c) The thermal conductivity is constant over the temperature range of 25°C to 125°C.

The thermal circuit for a multilayer capacitor is complicated because there are many parallel thermal paths. Since the current varies over the length of the capacitor, the power dissipation is not concentrated at any one point in the capacitor, but is distributed throughout the length of the capacitor. To simplify this situation the equivalent thermal circuit is derived which substitutes a single lumped power dissipation source (heat generator) at the central plane of the capacitor and a lumped thermal resistance from this central plane to each of the capacitor terminations.

**Figure 3** illustrates the derivation of this thermal equivalent circuit for a two electrode capacitor. A strip \(dx\) is selected a distance \(x\) from termination 1.

The power dissipation in the electrodes in this strip is calculated from \(i^2R_xdx\), where \(i\) is the current in one electrode at plane \(x\) and \(R_x\) is the resistance per unit length of the electrode. Similarly the power dissipation in the dielectric in this strip is calculated from the dissipation factor and the current. The dissipation factor of the dielectric is constant as a function of \(x\). The total power dissipation in the strip \(dx\) is \(P_x\) and is the sum of the two above power dissipations. The thermal resistance \(\Theta_{1x}\) and \(\Theta_{2x}\) from the strip to the terminations consist of parallel electrode and dielectric paths and are calculated from the form:

**Figure 4.**
Figure 5.

If now the terminations 1 and 2 are connected together ther- mally but not electrically, i.e., the temperature of ter- mination 1 is the same as the temperature of termination 2, then the temperature rise at plane \( x \) of the capacitor can be calculated from the expression:

\[
\Delta T_x = P_x \Theta_{1x} + \Theta_{2x} = \frac{x}{4.186\text{KA}} + \frac{L + l - x}{4.186\text{KA}}
\]

where:

- \( P_x \) = Power dissipated in metal electrodes and dielectric in width \( dx \) located at plane \( x \)
- \( \Theta_{1x} = \Theta_1(x) \)
  = Thermal resistance from plane \( x \) to termination 1 (°C/W)
- \( \Theta_{2x} = \Theta_2(x)(L + l - x) \)
  = Thermal resistance from plane \( x \) to termination 2 (°C/W)

If \( \Delta T_x \) is integrated, an expression is obtained in a form as follows:

\[
\Delta T = \int \left( \frac{P_d \Theta}{2} \right)
\]

where:

- \( \Theta = \) Thermal resistance from central plane to termination 1 and termination 2 (°C)
- \( P_d = \) Total power dissipated in capacitor (watts)

This permits the establishment of the equivalent circuit with all the power dissipation in the central plane and thermal resistances from that plane to each of the terminations.

The validity of this result is also apparent from the symmetry of the structure of the capacitor on either side of the central plane. This symmetry is also true for the capacitor's power dissipation and thermal resistances.

Figure 4 is the thermal equivalent circuit for the two electrode capacitor in Figure 3. From Figure 4, one can see that there are two equal thermal paths from the central plane to each of the terminations. For each path there are three thermal resistances in parallel. One is metal, the second is dielectric and the third is metal in series with a small length \( l \) of dielectric.
of the electrodes (wh) and the other is through the area of the dielectric (WH − 2wh). If there are N electrodes, these become Nwh and (WH − Nwh).

If termination 1 is thermally connected, but not necessarily electrically connected to termination 2, T₁ becomes equal to T₂. This is equivalent to folding Figure 4 at the Heat Generation Plane and connecting termination 1 to termination 2.

The thermal resistance of the capacitor is thus developed as shown in Figure 5.

Using the equivalent circuit of Figure 5 and Equations 3, 4 and 5 the thermal resistance of ATC 100A 1.0 pF and 100 pF capacitors and ATC 100B 1.0 pF, 100 pF and 1000 pF capacitors can be calculated. The results are shown in Table 1.

**POWER RATING**

As previously stated, the allowable power dissipation can be determined by the knowledge of the thermal resistance Θcap; the equivalent series resistance ESR of the capacitor, the maximum allowable internal temperature and the maximum temperature that solder or epoxy on the termination can tolerate without destruction.

The simplified equivalent thermal circuit, when the capacitor terminations are connected to an infinite heat sink, is shown in Figure 6. The thermal equation for the circuit in Figure 6 is given by:

\[ \Theta_{cap} (P_d) = (t_{in} - T_1) \]  

and is plotted in Figure 7.

If the vertical scale name is changed from power dissipation Pd to power dissipation allowed Pda, this curve is really a maximum power rating curve for the capacitor, where the allowed internal temperature Tin is equal to T_{max} = 125° C.

For example, if the heat sink and therefore, the terminations are set

<table>
<thead>
<tr>
<th>SERIES</th>
<th>100A</th>
<th>100B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cap Value (pF)</td>
<td>1</td>
<td>100</td>
</tr>
<tr>
<td>N = Number of Electrodes</td>
<td>2</td>
<td>28</td>
</tr>
<tr>
<td>l (cm)</td>
<td>0.1</td>
<td>0.22</td>
</tr>
<tr>
<td>l (cm)</td>
<td>0.04</td>
<td>0.06</td>
</tr>
<tr>
<td>A_m (cm²)</td>
<td>0.00006</td>
<td>0.000141</td>
</tr>
<tr>
<td>N A_m (cm²)</td>
<td>0.00012</td>
<td>0.00168</td>
</tr>
<tr>
<td>K_m = 1670 gm cal/(sec)(°C)(cm)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Θ_m (°C/W)</td>
<td>1670</td>
<td>120</td>
</tr>
<tr>
<td>Θ_m (°C/W)</td>
<td>715</td>
<td>51</td>
</tr>
</tbody>
</table>

### Table 1.

<table>
<thead>
<tr>
<th>Series</th>
<th>ESR (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>100A</td>
<td>13.7</td>
</tr>
<tr>
<td>100B</td>
<td>11.4</td>
</tr>
<tr>
<td>1000A</td>
<td>7.9</td>
</tr>
<tr>
<td>1000B</td>
<td>7.2</td>
</tr>
</tbody>
</table>

The subscript d = dielectric  subscript m = metal electrode

Equations used in calculation are from equations 3, 4 and 5:

\[ \Theta_m = \frac{0.5}{4.186K_m} \left( \frac{N A_m}{2} \right) \]

\[ \Theta_d = \frac{0.5}{4.136K_d} \left( \frac{N A_d}{2} \right) \]

\[ \Theta_{cap} = \frac{1}{\Theta_m} + \frac{1}{\Theta_d} + \frac{1}{\Theta_{ms}} \]

NOTE: \( \Theta_{cap} \) PLAYS THE SAME ROLE FOR CAPACITORS AS \( \Theta_{RES} \) PLAYS FOR TRANSISTORS

**Figure 6.**

**HEAT GENERATION PLANE**

\[ \Theta_{cap} = T_A - T_1 \]

**INFINITY HEAT SINK**

A mass at a temperature that cannot be changed, regardless of the amount of heat pumped into it.

\[ P_d = \text{Power dissipated in capacitor (watts)} \]

\[ T_A = \text{Ambient temperature (°C)} \]

\[ \nabla = \text{INFINITY HEAT SINK (a mass at a temperature that cannot be changed, regardless of the amount of heat pumped into it)} \]
to 50 °C, then the internal temperature will be 125 °C for a $P_{da}$ of 7.2 watts. This is the particular condition shown by the dotted lines in Figure 7. Similarly, one can determine the power rating of the capacitor for any given heat sink temperature of termination temperature. It should be stressed that this equivalent circuit and curve is for the specific condition where terminations are connected to an infinite heat sink. Values of $P_{da}$ for actual capacitors are plotted in power temperature rating Curves 1 and 2.

Curve 6 provides power dissipation and thermal resistance for both 100A and 100B, for capacity values between 1.0 pF and 1000 pF.

The allowable power dissipation for the capacitors in Table 1 with an infinite heat sink at 25 °C connected to the termination is given in Table 2.

The thermal situation taking into account external thermal resistance is shown in Figure 8. Assuming that $T_1 = T_2$, the thermal circuit becomes Figure 9. The thermal circuit is described by:

$$P_d \Theta_{cap} + P_d \Theta_x = T_{in} - T_A$$

Since $T_{in}$ is a maximum of 125 °C and both $\Theta_{cap}$ and $\Theta_x$ are known, the circuit designer can solve for the maximum

\[ \Theta_x = \frac{\Theta_{x1} \Theta_{x2}}{\Theta_{x1} + \Theta_{x2}} \]
allowable $P_{da}$ either algebraically or graphically. To solve graphically, use Figure 7 and superimpose:

$$P_d = \frac{1}{\Theta_x} (T_1 - T_A)$$  \hspace{1cm} (9)

This is shown in Figure 10.

Starting at $T_1 = T_A$, plot a line whose slope is $1/\Theta_x$; the intersection of the two lines gives the allowed power dissipation and the actual termination temperature for this thermal circuit. The internal temperature ($T_{in}$) is 125°C.

**CURRENT RATINGS**

Knowing the allowed power dissipation ($P_{da}$) in the capacitor, for a given external thermal path, and knowing ESR at the frequency of interest, the dissipation limited current can then be calculated:

$$I_{DL} = \sqrt{\frac{P_{da}}{ESR}}$$  \hspace{1cm} (10)

ESR values can be obtained from ATC performance curves on page 12.

$I_{DL}$ is valid as long as the maximum rated voltage of the capacitor is not exceeded. The voltage limited current due to the maximum rated voltage is calculated from Equation 11.

$$I_{VL} = \frac{E_{rated}}{X_C} = E_{rated} \left(2\pi f C \right)$$  \hspace{1cm} (11)

A plot of maximum allowable current vs. capacitance from equations (10) and (11) results in a family of curves as shown in Figure 11. From Figure 11, it is clear that when $I_{VL}$ becomes smaller than $I_{DL}$, $I_{VL}$ becomes the rated current. See current rating Curves 3, 4 and 5 for 100A and 100B capacitors.

**CONCLUSION**

Information and methods for arriving at RF current ratings of multilayer monolithic ceramic capacitors have been presented. It has been shown that the general shape of the current rating curves can be established. Expressions for the effect of various capacitor parameters (such as Equivalent Series Resistance, RF Voltage Rating and Thermal Resistance), on the current ratings have been developed. This data was developed theoretically and then verified experimentally. Examples of how to use this information to arrive at current ratings for specific thermal conditions have been included.
THERMAL RESISTANCE, POWER DISSIPATION AND CURRENT RATING FOR MLCS

Curve 1.

POWER-TEMPERATURE RATING
ATC SERIES 100, CASE A

Terminations connected to an infinite heat sink
1 pF: derate 75 MW/°C
10 pF: derate 80 MW/°C
100 pF: derate 90 MW/°C

Curve 2.

POWER-TEMPERATURE RATING
ATC SERIES 100, CASE B

Terminations connected to an infinite heat sink
1 pF: derate 125 MW/°C
100 pF: derate 135 MW/°C
1000 pF: derate 165 MW/°C
Curve 3.

CURRENT RATING VS CAPACITY
ATC SERIES 100, CASE A

Ambient temperature: 25°C
Solid line (I_L): Voltage limited, V = 50V
Dashed line (I_P): Power Dissipation Limited
(Terminations connected to infinite heat sink)

Curve 4.

CURRENT RATING VS CAPACITY
ATC SERIES 100, CASE B

Ambient temperature: 25°C
Solid line (I_L): Voltage limited, V = 500V
Dashed line (I_P): Power Dissipation Limited
(Terminations connected to infinite heat sink)
THERMAL RESISTANCE, POWER DISSIPATION AND CURRENT RATING FOR MLCS

Curve 5.

CURRENT RATING
ATC SERIES 100, CASE B

Ambient temperature: 25°C
Solid line (I_A): Voltage limited: f = 30MHz
Dashed line (I_B): Power Dissipation limited
Terminations connected to infinite heat sink

Curve 6.

POWER DISSIPATION & THERMAL RESISTANCE
ATC SERIES 100, CASE A & B

Solid lines: Thermal Resistance (°C/W)
Dashed lines: Power Dissipation Allowed (PdA)
(Terminations connected to an infinite heat source)
Sales of ATC products are subject to the terms and conditions contained in American Technical Ceramics Corp. Terms and Conditions of Sale (ATC document #001-992 Rev. B 12/05). Copies of these terms and conditions will be provided upon request. They may also be viewed on ATC’s website at www.atceramics.com/productfinder/default.asp. Click on the link for Terms and Conditions of Sale.

ATC has made every effort to have this information as accurate as possible. However, no responsibility is assumed by ATC for its use, nor for any infringements of rights of third parties which may result from its use. ATC reserves the right to revise the content or modify its product line without prior notice.

©1985 American Technical Ceramics Corp. All Rights Reserved.

ATC 001-867 Rev. D; 9/05

ATC North America
sales@atceramics.com

ATC Europe
saleeur@atceramics.com

ATC Asia
sales@atceramics-asia.com

www.atceramics.com